![]() |
|||||||
|
|||||||
|
| 74LVC4245APW资料 | |
|
|
74LVC4245APW PDF Download |
|
File Size : 116 KB
Manufacturer:PHILIPS Description:The output and reset of the integrators is controlled by a 64-bit shift register and reset logic. An output cycle is initiated by clocking in a logic 1 on SI for one positive going clock edge (see Figures1 and 2)†. As the SI pulse is clocked through the 64-bit shift register, the charge on the sampling capacitor of each pixel is sequentially connected to a charge-coupled output amplifier that generates a voltage output, AO. When the bit position goes low, the pixel integrator is reset. On the 65th clock rising edge, the SI pulse is clocked out of the shift register and the output assumes a high-impedance state. Note that this 65th clock pulse is required to terminate the output of the 64th pixel and return the internal logic to a known state. A subsequent SI pulse can be presented as early as the 66th clock pulse, thereby initiating another pixel output cycle. |
|
| 相关型号 | |
| ◆ XC68HC912D60VPV8 | |
| ◆ XC68HC912D60MFU8 | |
| ◆ XC68HC912D60CPV8 | |
| ◆ XC68HC912D60CFU8 | |
| ◆ XC68HC912BD32CFU | |
| ◆ XC68HC912B32VFU8 | |
| ◆ XC68HC912B32MFU8 | |
| ◆ XC68HC912B32CFU8 | |
| ◆ XC68HC705B32CFN | |
| ◆ XC56303VF100 | |
| 1PCS | 100PCS | 1K | 10K | ||
| 价 格 | |||||
|
型 号:74LVC4245APW 厂 家:PHILIPS 封 装: 批 号:1100 数 量: 说 明: |
|||||
|
运 费: 所在地: 新旧程度: |
|||||
| 联系人:关女士 |
| 电 话:86-75584720945 |
| 手 机: |
| QQ:371911117 |
| MSN:gjk8477@hotmail.com,jessica848377@yahoo.com.cn |
| 传 真:86-755 25621209 |
| EMail:kingrand_tek@163.com |
| 公司地址: Huaqiang Electronic World, Futian District, Shenzhen, China |