联系人:
关女士
联系电话:
86-75584720945
点击这里给我发消息
MSN:gjk8477@hotmail.com MSN:jessica848377@yahoo.com.cn 

2N4858

2N4858资料
2N4858
PDF Download
 
File Size : 116 KB
Manufacturer:MOTOROLA
Description:The 2N4858 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW[A:D]) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Synchronous Chip Selects CE1, CE2, CE3 and an asynchronous Output Enable (OE) provide for easy bank selection and output three-state control. ADSP is ignored if CE1 is HIGH.
 
相关型号
◆ XC68HC912D60VPV8
◆ XC68HC912D60MFU8
◆ XC68HC912D60CPV8
◆ XC68HC912D60CFU8
◆ XC68HC912BD32CFU
◆ XC68HC912B32VFU8
◆ XC68HC912B32MFU8
◆ XC68HC912B32CFU8
◆ XC68HC705B32CFN
◆ XC56303VF100
  1PCS 100PCS 1K 10K  
价 格  
 
 
型 号:2N4858
厂 家:MOTOROLA
封 装:785
批 号:00+
数 量:CAN
说 明:
 
 
运  费:
所在地:
新旧程度:
 
 
留言/订购
 
所需型号 厂家 封装 批号 数量*
 
留言
 
 
联系人/公司:
联系电话:
EMail:
验证码: * 验证码
 
 
 
 
联系我们:
联系人:关女士
电 话:86-75584720945
手 机:
QQ:371911117
MSN:gjk8477@hotmail.com,jessica848377@yahoo.com.cn
传 真:86-755 25621209
EMail:kingrand_tek@163.com
公司地址: Huaqiang Electronic World, Futian District, Shenzhen, China
订购须知:
版权所有:冠達科技(香港)有限公司 技术支持:维库电子市场网   粤ICP备09079740号-1
访问统计:  建议使用分辨率:1024*768  友情链接      后台管理